
489
INDEX
branch instruction with delay slot, restriction on .... 51
branch instruction without delay slot ...................... 52
branch instruction without delay slot, explanation of
..................................................................... 52
burst transfer........................................................ 378
burst transfer mode .............................................. 374
bus control register (IBCR) .................................. 351
bus interface .......................................................... 99
bus interface block diagram ................................. 100
bus interface feature .............................................. 98
bus interface, area ................................................. 98
bus interface, register of ...................................... 101
bus right acquisition ............................................. 143
bus right, releasing............................................... 143
bus status register (IBSR).................................... 354
byte access (external access in big-endian and little-
endian mode)............................................. 129
byte ordering .......................................................... 44
C
calendar block read/write control register (CAC) . 407
calendar macro, block diagram of ........................ 406
calendar macro, register of .................................. 406
calendar test register (CAS)................................. 410
calendar value, reading........................................ 411
calendar value, setting ......................................... 411
channels, priority of .............................................. 382
character-string handling function, specification of -K
lib option during use of............................... 461
chip erase ............................................................ 436
circuit handling ....................................................... 25
clock control register (ICCR) ................................ 357
clock function (calendar macro) is not used, when 28
clock selection method......................................... 144
clock system, reference chart for ........................... 85
command sequence............................................. 423
communication prescaler control register (CDCR)
................................................................... 320
compare clear register ......................................... 230
compare detection flag......................................... 186
compare function is enabled, when ..................... 182
compare register (OCCP0 to 7) ........................... 234
comparison operation instruction ......................... 471
connection with external device, example of (bus
access in big-endian mode)....................... 121
connection with external device, example of (bus
access in little-endian mode ...................... 125
contention among SCC, MSS, and INT bit .......... 353
continuous transfer .............................................. 377
continuous transfer mode .....................................374
continuous-conversion mode, operation in ...........290
control register......................................................271
control register (SCR0-3)......................................312
control status register (PCNH, PCNL) ..................205
control status register (TMCSR) ...........................191
coprocessor absence trap ......................................63
coprocessor control instruction.............................486
coprocessor error trap ............................................63
count clear/gate function ......................................185
count direction change flag...................................186
count direction flag ...............................................186
count timing of 16-bit free-run timer......................241
counter control register high/low ch0 (CCR H/L ch0)
...................................................................169
counter control register high/low ch1 (CCR H/L ch1)
...................................................................173
counter operation state.........................................197
counter status register 0/1 (CSR0/1) ....................174
CPU, architecture feature .......................................33
CPU, internal architecture ......................................34
criteria for determining whether hold-request
cancellation-request must be issued ..........270
D
D/A control register (DACR0, DACR1, DACR2)...299
D/A data register (DADR2, DADR1, DADR0).......300
data access ....................................................45, 463
data bus width (bus access in big-endian mode) .117
data bus width (bus access in little-endian mode) 124
data bus width and control signal, relationship
between ..............................................114, 115
data direction register (DDR)................................157
data format (bus access in big-endian mode) ......116
data format (bus access in little-endian mode).....123
data register (IDAR)..............................................356
data register (TCDT).............................................230
data transfer section, 16/8-bit data .......................387
day data register (CA4) ........................................409
day-of-the-week data register (CA5) ....................409
dedicated baud-rate generator, baud rate based on
...................................................................328
delay slot ................................................................53
delayed branch instruction....................................479
delayed interrupt control register (DICR)..............257
delayed interrupt module register, list of...............256
delayed interrupt module, block diagram of..........256
delaying reset generation .......................................79
descriptor access section .....................................385
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......