
33
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
3.2
CPU Architecture
The FR CPU is a high-performance core employing RISC architecture and using high-
level function instructions for insertion.
■
Features
❍
Use of the RISC architecture
❍
Basic instructions, one instruction for one cycle
❍
32-bit architecture
•
32-bit general-purpose registers: 16
❍
Linear 4-gigabyte memory space
❍
Multiplier mounted
•
Multiplication of 32 bits x 32 bits: 5 cycles
•
Multiplication of 16 bits x 16 bits: 3 cycles
❍
Enforced interrupt processing functions
•
High-speed response (6 cycles)
•
Multiple interrupts supported
•
Level mask function (16 levels)
❍
Enforced I/O operation instructions
•
Memory-to-memory transfer instructions
•
Bit processing instructions
❍
High code efficiency
•
Word length of a basic instruction: 16 bits
❍
Low power consumption
•
Sleep mode and stop mode
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......