
197
CHAPTER 7 16-BIT RELOAD TIMER
7.6
Counter Operation States
The state of the counter depends on the CNTE bit of the control register and the WAIT
signal generated internally. The states that can be set are the stop state (STOP state)
for CNTE = 0 and WAIT = 1, the start trigger waiting state (WAIT state) for CNTE = 1 and
WAIT = 1, and the operational state (RUN state) for CNTE = 1 and WAIT = 0.
■
Counter operation states
Figure 7.6-1 "State transition" shows the transitions between these states.
Figure 7.6-1 State transition
Reset
STOP
CNTE=0, WAIT=1
Counter value after reset is
undefined.
RUN
CNTE=1,WAIT=0
WAIT
CNTE=1,WAIT=1
LOAD
CNTE=1,WAIT=0
State transition through hardware
State transition through register access
CNTE='1'
TRG='0'
CNTE='1'
TRG='1'
TRG='1'
TRG='1'
RELD UF
Counter retains value stored
when it stops.
Counter retains value stored
when it stops.
Counter value is undefined until
loaded after reset.
RELD UF
Counter is operating.
Value in reload register is loaded
into counter
Load completed
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......