
40
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
[Bits 10 and 9] Step division flag
Stores intermediate data when executing step division. The flag must not be changed during
the division operation.
When another operation is performed while step division is being executed, the restart of the
step division operation is assured by saving and restoring the value of the PS register. The
initial status after resetting is undefined.
This flag is set after referencing a divisor and dividend when a DIV0S instruction is executed.
This flag is forcibly cleared by the DIV0U instruction.
[Bit 8] Step trace trap flag
Specifies whether to make the step trace trap instruction effective.
This flag is initialized to 0 by resetting. The emulator uses the step trace trap function. When
the emulator is used, the step trace trap function cannot be used in a user program.
❍
ILM
This register stores an interrupt level mask value that is used for level masking.
An interrupt request to be input to the CPU is accepted only when the associated interrupt level
is higher than the level indicated by this ILM. The highest level value is 0 (00000
B
) and the
lowest level value is 31 (11111
B
).
Restrictions apply to the value that can be set from programs. If the original values are 16 to 31,
the values that can be set as new ones are 16 to 31. When an instruction that sets 0 to 15 is
executed, the value that is transferred is the result of adding 16 to the specified value. If the
original values are 0 to 16, any value from 0 to 31 can be set.
The register value is initialized to 15 (01111
B
) by resetting.
Value
Content
0
Disables the step trace trap instruction.
1
Makes the step trace trap instruction effective. In this case, all user NMIs and
user interrupts are disabled.
20
19
18
17
16
ILM4 ILM3 ILM2
ILM1 ILM0
01111
[Initial value]
ILM
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......