
280
CHAPTER 13 8/10-BIT A/D CONVERTER
■
8/10-bit A/D converter pin block diagram
Figure 13.3-1 "Block diagram of the pins PK0/AN0 to PK7/AN7" is a block diagram of the 8/10-
bit A/D converter pins.
Figure 13.3-1 Block diagram of the pins PK0/AN0 to PK7/AN7
Notes:
•
For the pins to be used as input ports, set the DDRK register bits corresponding to these
pins to 0 and apply pull-up resistance to the external pin. Also, set the AICK register bits
corresponding to the pins to 0 as well.
•
For pins to be used as analog input pins, set the AICK register bits corresponding to these
pins to 1 as well. The value that is read from the PDRK register at this time is 0.
AICK
PDR (port data register)
Internal data bus
PDR read
PDR write
Output
latch
Analog input
Pin
DDR (port direction register)
Direction
latch
DDR write
DDR read
Standby control (HIZX = 1)
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......