
418
CHAPTER 21 FLASH MEMORY
21.2 Flash Memory Registers
Flash memory has a status register (FLCR) and a wait register (FWTC).
■
Status register (FLCR) (CPU mode)
Register indicating the operating status of the flash memory. The FLCR controls CPU interrupts
and writing to the flash memory.
The FLCR can be accessed only in CPU mode. Do not access the FLCR with a Read Modifier
Write instruction.
The structure of the FLCR is as follows:
[Bit 7]: INTE (INTerrupt Enable)
Bit 7 is used to control the automatic algorithm (e.g., write and erase) termination interrupt
output of the flash memory.
•
At reset, this bit is initialized to 0.
•
This bit can both be read and written.
[Bit 6]: RDYINT (Ready interrupt)
Bit 6 is set to 1 when the automatic algorithm (e.g., write and erase) of the flash memory
terminates.
If this bit is set to 1 when bit 7 (INTE) is 1, an automatic algorithm termination interrupt
request is issued
•
At reset, this bit is initialized to 0.
•
This bit can both be read and written. However, it can only be set to 0. The value of this bit
remains unchanged even there is an attempt to set it to 1.
bit 7
INTE
R/W
(0)
bit 5
WE
R/W
(0)
bit 4
RDY
R
(X)
bit 3
(X)
bit 2
(X)
bit 1
(X)
bit 0
LPM
R/W
(0)
0007C0 h
bit 6
RDYINT
R/W
(0)
0
Disables automatic algorithm termination interrupt output.
1
Enables automatic algorithm termination interrupt output.
0
Automatic algorithm termination was not detected.
1
Automatic algorithm termination was detected.
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......