Cross Trigger
ARM DDI 0500D
Copyright © 2013-2014 ARM. All rights reserved.
14-5
ID021414
Non-Confidential
14.4
Cross trigger register summary
This section describes the cross trigger registers in the Cortex-A53 processor. These registers
are accessed through the internal memory-mapped interface or the external debug interface.
Table 14-3
gives a summary of the Cortex-A53 cross trigger registers. For those registers not
described in this chapter, see the
ARM
®
Architecture Reference Manual ARMv8, for ARMv8-A
architecture profile
.
Table 14-3 Cross trigger register summary
Offset
Name
Type
Description
0x000
CTICONTROL
RW
CTI Control Register
0x000-0x00C
-
-
Reserved
0x010
CTIINTACK
WO
CTI Output Trigger Acknowledge Register
0x014
CTIAPPSET
RW
CTI Application Trigger Set Register
0x018
CTIAPPCLEAR
WO
CTI Application Trigger Clear Register
0x01C
CTIAPPPULSE
WO
CTI Application Pulse Register
0x020
CTIINEN0
RW
CTI Input Trigger to Output Channel Enable Registers
0x024
CTIINEN1
RW
0x028
CTIINEN2
RW
0x02C
CTIINEN3
RW
0x030
CTIINEN4
RW
0x034
CTIINEN5
RW
0x038
CTIINEN6
RW
0x03C
CTIINEN7
RW
0x040-0x09C
-
-
Reserved
0x0A0
CTIOUTEN0
RW
CTI Input Channel to Output Trigger Enable Registers
0x0A4
CTIOUTEN1
RW
0x0A8
CTIOUTEN2
RW
0x0AC
CTIOUTEN3
RW
0x0B0
CTIOUTEN4
RW
0x0B4
CTIOUTEN5
RW
0x0B8
CTIOUTEN6
RW
0x0BC
CTIOUTEN7
RW
0x0C0-0x12C
-
-
Reserved
0x130
CTITRIGINSTATUS
RO
CTI Trigger In Status Register
0x134
CTITRIGOUTSTATUS
RO
CTI Trigger Out Status Register
0x138
CTICHINSTATUS
RO
CTI Channel In Status Register