
M0A21/M0A23 Series
May 06, 2022
Page
720
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
DAC Timing Control Register (DAC_TCTL)
Register
Offset
R/W
Description
Reset Value
DAC_TCTL
0x14
R/W
DAC Timing Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
SETTLET
7
6
5
4
3
2
1
0
SETTLET
Bits
Description
[31:10]
Reserved
Reserved.
[9:0]
SETTLET
DAC Output Settling Time
User software needs to write appropriate value to these bits to meet DAC conversion settling time base on
PCLK (APB clock) speed.
For example, DAC controller clock speed is 72 MHz and DAC conversion setting time is 1 us, SETTLET value
must be greater than 0x48.