
M0A21/M0A23 Series
May 06, 2022
Page
169
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
0 = External interrupt from PC.5 pin NMI source Disabled.
1 = External interrupt from PC.5 pin NMI source Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[8]
EINT0
External Interrupt From PA.3 or PB.5 Pin NMI Source Enable (Write Protect)
0 = External interrupt from PA.3 or PB.5 pin NMI source Disabled.
1 = External interrupt from PA.3 or PB.5 pin NMI source Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[7:5]
Reserved
Reserved.
[4]
CLKFAIL
Clock Fail Detected and IRC Auto Trim Interrupt NMI Source Enable (Write Protect)
0 = Clock fail detected and IRC Auto Trim interrupt NMI source Disabled.
1 = Clock fail detected and IRC Auto Trim interrupt NMI source Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[3]
Reserved
Reserved.
[2]
PWRWU_INT
Power-down Mode Wake-up NMI Source Enable (Write Protect)
0 = Power-down mode wake-up NMI source Disabled.
1 = Power-down mode wake-up NMI source Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[1]
IRC_INT
IRC TRIM NMI Source Enable (Write Protect)
0 = IRC TRIM NMI source Disabled.
1 = IRC TRIM NMI source Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[0]
BODOUT
BOD NMI Source Enable (Write Protect)
0 = BOD NMI source Disabled.
1 = BOD NMI source Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.