
M0A21/M0A23 Series
May 06, 2022
Page
202
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Clock Output Control Register (CLK_CLKOCTL)
Register
Offset
R/W
Description
Reset Value
CLK_CLKOCTL
0x60
R/W
Clock Output Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
DIV1EN
CLKOEN
FREQSEL
Bits
Description
[31:6]
Reserved
Reserved.
[5]
DIV1EN
Clock Output Divide One Enable Bit
0 = Clock Output will output clock with source frequency divided by FREQSEL.
1 = Clock Output will output clock with source frequency.
[4]
CLKOEN
Clock Output Enable Bit
0 = Clock Output function Disabled.
1 = Clock Output function Enabled.
[3:0]
FREQSEL
Clock Output Frequency Selection
The formula of output frequency is
F
out
= F
in
/2
(N+1).
F
in
is the input clock frequency.
F
out
is the frequency of divider output clock.
N is the 4-bit value of FREQSEL[3:0].