
M0A21/M0A23 Series
May 06, 2022
Page
695
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
RSLT
Bits
Description
[31:18]
Reserved
Reserved.
[17]
VALID
Valid Flag (Read Only)
This bit will be set to 1 when the
conversion
of the corresponding channel is completed. This bit will be
cleared to 0 by hardware after ADDR register is read.
0 = Data in RSLT bits is not valid.
1 = Data in RSLT bits is valid.
[16]
OVERRUN
Overrun Flag (Read Only)
If converted data in RSLT bits has not been read before new conversion result is loaded to this register,
OVERRUN bit is set to 1. It is cleared by hardware after ADDR register is read.
0 = Data in RSLT bits is not overwrote.
1 = Data in RSLT bits is overwrote.
[15:0]
RSLT
A/D Conversion Result (Read Only)
This field contains conversion result of ADC.
Note: Vref voltage comes from VREF(AV
DD
)
Single-end Input Voltage
Vin (V)
0000_0000_0000
ADC result in
RSLT[11:0]
0000_0000_0001
0000_0000_0010
1111_1111_1111
1111_1111_1110
1111_1111_1101
1 LSB
Vref - 1 LSB
1 LSB = Vref/4096
Figure 6.19-9 Conversion Result Mapping Diagram of ADC Single-end Input