
M0A21/M0A23 Series
May 06, 2022
Page
274
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
PDMA Transfer Pause Control Register (PDMA_PAUSE)
Register
Offset
R/W Description
Reset Value
PDMA_PAUSE
P 0x404
W
PDMA Transfer Pause Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
PAUSE4
PAUSE3
PAUSE2
PAUSE1
PAUSE0
Bits
Description
[31:5]
Reserved
Reserved.
[n]
n=0,1..4
PAUSEn
PDMA Channel n Transfer Pause Control (Write Only)
User can set PAUSEn bit field to pause the PDMA transfer. When user sets PAUSEn bit, the PDMA controller
will pause the on-going transfer, then clear the channel enable bit CHEN(PDMA_CHCTL [n], n=0,1..4) and
clear request active flag(PDMA_TRGSTS[n:0], n=0,1..4). If the paused channel is re-enabled again, the
remaining transfers will be processed.
0 = No effect.
1 = Pause PDMA channel n transfer.