
M0A21/M0A23 Series
May 06, 2022
Page
125
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Peripheral Reset Control Register 2 (SYS_IPRST2)
Setting these bits to 1 will generate asynchronous reset signals to the corresponding module controller.
Users need to set these bits to 0 to release corresponding module controller from reset state.
Register
Offset
R/W
Description
Reset Value
SYS_IPRST2
0x10
R/W
Peripheral Reset Control Register 2
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
PWM0RST
15
14
13
12
11
10
9
8
Reserved
DAC0RST
Reserved
USCI1RST
USCI0RST
7
6
5
4
3
2
1
0
Reserved
Bits
Description
[31:17]
Reserved
Reserved.
[16]
PWM0RST
PWM0 Controller Reset
0 = PWM0 controller normal operation.
1 = PWM0 controller reset.
[15:13]
Reserved
Reserved.
[12]
DAC0RST
DAC0 Controller Reset
0 = DAC0 controller normal operation.
1 = DAC0 controller reset.
[11:10]
Reserved
Reserved.
[9]
USCI1RST
USCI1 Controller Reset
0 = USCI1 controller normal operation.
1 = USCI1 controller reset.
[8]
USCI0RST
USCI0 Controller Reset
0 = USCI0 controller normal operation.
1 = USCI0 controller reset.
[7:0]
Reserved
Reserved.