
M0A21/M0A23 Series
May 06, 2022
Page
247
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Port A-D Data Output Value (Px_DOUT)
Register
Offset
R/W
Description
Reset Value
PA_DOUT
0x008
R/W
PA Data Output Value
0x0000_0037
PB_DOUT
0x048
R/W
PB Data Output Value
0x0000_00F0
PC_DOUT
0x088
R/W
PC Data Output Value
0x0000_00FF
PD_DOUT
0x0C8
R/W
PD Data Output Value
0x0000_00FF
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
DOUT
7
6
5
4
3
2
1
0
DOUT
Bits
Description
[31:16]
Reserved
Reserved.
[n]
n=0,1..15
DOUT
Port A-D Pin[n] Output Value
Each of these bits controls the status of a Px.n pin when the Px.n is configured as Push-pull output, Open-
drain output or Quasi-bidirectional mode.
0 = Px.n will drive Low if the Px.n pin is configured as Push-pull output, Open-drain output or Quasi-
bidirectional mode.
1 = Px.n will drive High if the Px.n pin is configured as Push-pull output or Quasi-bidirectional mode.
Note 1:
The PA.6~PA.15/PB.0~PB.3/PB.8~PB.15/PC.8~15/PD.8~15 pin is ineffective.
Note 2:
The GPA.3 is a input pin.