
M0A21/M0A23 Series
May 06, 2022
Page
126
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Brown-out Detector Control Register (SYS_BODCTL)
Partial of the SYS_BODCTL control registers values are initiated by the Flash configuration and partial
bits are write-protected bit.
Register
Offset
R/W
Description
Reset Value
SYS_BODCTL
0x18
R/W
Brown-out Detector Control Register
0x00XX_038X
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
BODVL
15
14
13
12
11
10
9
8
Reserved
LVRDGSEL
Reserved
BODDGSEL
7
6
5
4
3
2
1
0
LVREN
BODOUT
BODLPM
BODIF
BODRSTEN
Reserved
BODEN
Bits
Description
[31:18]
Reserved
Reserved.
[17:16]
BODVL
Brown-out Detector Threshold Voltage Selection (Write Protect)
The default value is set by Flash controller user configuration register CBOV (CONFIG0 [22:21]).
00 = Brown-Out Detector threshold voltage is 2.3V.
01 = Brown-Out Detector threshold voltage is 2.7V.
10 = Brown-Out Detector threshold voltage is 3.7V.
11 = Brown-Out Detector threshold voltage is 4.4V.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
Note : reset by powr on reset
[15]
Reserved
Reserved.
[14:12]
LVRDGSEL
LVR Output De-glitch Time Select (Write Protect)
000 = Without de-glitch function.
001 = 64 system clock (HCLK).
010 = 128 system clock (HCLK).
011 = 256 system clock (HCLK).
100 = 512 system clock (HCLK).
101 = 1024 system clock (HCLK).
110 = 2048 system clock (HCLK).
111 = 4096 system clock (HCLK).
Note:
These bits are write protected. Refer to the SYS_REGLCTL register.
[11]
Reserved
Reserved.