
M0A21/M0A23 Series
May 06, 2022
Page
21
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Interrupt or reset selectable on watchdog time-out
Supports selectable WDT reset delay period, including 1026,
130, 18 or 3 WDT_CLK reset delay period.
Supports to force WDT enabled after chip powered on or reset
by setting CWDTEN[2:0] in Config0 register.
Supports WDT time-out wake-up function only if WDT clock
source is selected as LIRC or LXT.
Window Watchdog
Clock sources from HCLK/2048 (default selection) or LIRC
Window set by 6-bit down counter with 11-bit prescale
WWDT counter suspends in Idle/Power-down mode
Supports Interrupt
Analog Interfaces
Analog-to-Digital
Converter (ADC)
Analog input voltage range: 0 ~ AV
DD
(voltage of V
DD
pin).
12-bit resolution and 10-bit accuracy is guaranteed.
Up to 17 single-end analog input channels or 8 differential
analog input channels
Maximum ADC peripheral clock frequency is 16 MHz.
Up to 500 KSPS sampling rate.
Four operation modes:
-
Single mode: A/D conversion is performed one time on a
specified channel.
-
Burst mode: A/D converter samples and converts the
specified single channel and sequentially stores the result
in FIFO.
-
Single-cycle Scan mode: A/D conversion is performed only
one cycle on all specified channels with the sequence from
the smallest numbered channel to the largest numbered
channel.
-
Continuous Scan mode: A/D converter continuously
performs Single-cycle Scan mode until software stops A/D
conversion.
An A/D conversion can be started by:
Software Write 1 to ADST bit.
External pin (STADC).
Timer 0~3 overflow pulse trigger.
PWM trigger.
Each conversion result is held in data register of each channel
with valid and overrun indicators.