
M0A21/M0A23 Series
May 06, 2022
Page
550
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
USCI Input Clock Signal Configuration (USPI_CLKIN)
Register
Offset
R/W Description
Reset Value
USPI_CLKIN
U0x28
R/W
USCI Input Clock Signal Configuration Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
SYNCSEL
Bits Description
[31:1]
Reserved
Reserved.
[0]
SYNCSEL
Input Synchronization Signal Selection
This bit selects if the un-synchronized input signal or the synchronized (and optionally filtered) signal, which is
synchronized with PCLK, can be used as input for the data shift unit.
0 = The un-synchronized signal can be taken as input for the data shift unit.
1 = The synchronized signal can be taken as input for the data shift unit.
Note:
In SPI protocol, it is suggested this bit should be set as 0.