
M0A21/M0A23 Series
May 06, 2022
Page
401
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
PWM Synchronous Start Control Register (PWM_SSCTL)
Register
Offset
R/W Description
Reset Value
PWM_SSCTL
0x110
R/W PWM Synchronous Start Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
SSRC
7
6
5
4
3
2
1
0
Reserved
SSEN4
Reserved
SSEN2
Reserved
SSEN0
Bits
Description
[31:10]
Reserved
Reserved.
[9:8]
SSRC
PWM Synchronous Start Source Select Bits
00 = Synchronous start source come from PWM0.
01 = Reserved.
10 = Reserved.
11 = Reserved.
[7:5]
Reserved
Reserved.
[4]
SSEN4
PWM Synchronous Start Function Enable Bit 4
When synchronous start function is enabled, the PWM_CH4 counter enable bit (CNTEN4) can be enabled by
writing PWM synchronous start trigger bit (CNTSEN).
0 = PWM synchronous start function Disabled.
1 = PWM synchronous start function Enabled.
[3]
Reserved
Reserved.
[2]
SSEN2
PWM Synchronous Start Function Enable Bit 2
When synchronous start function is enabled, the PWM_CH2 counter enable bit (CNTEN2) can be enabled by
writing PWM synchronous start trigger bit (CNTSEN).
0 = PWM synchronous start function Disabled.
1 = PWM synchronous start function Enabled.
[1]
Reserved
Reserved.
[0]
SSEN0
PWM Synchronous Start Function Enable Bit 0
When synchronous start function is enabled, the PWM_CH0 counter enable bit (CNTEN0) can be enabled by
writing PWM synchronous start trigger bit (CNTSEN).
0 = PWM synchronous start function Disabled.
1 = PWM synchronous start function Enabled.