
M0A21/M0A23 Series
May 06, 2022
Page
121
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Peripheral Reset Control Register 0 (SYS_IPRST0)
Register
Offset
R/W
Description
Reset Value
SYS_IPRST0
0x08
R/W
Peripheral Reset Control Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
CRCRST
Reserved
HDIV_RST
Reserved
PDMARST
CPURST
CHIPRST
Bits Description
[31:8]
Reserved
Reserved.
[7]
CRCRST
CRC Calculation Controller Reset (Write Protect)
Set this bit to 1 will generate a reset signal to the CRC calculation controller. User needs to set this bit to 0 to
release from the reset state.
0 = CRC calculation controller normal operation.
1 = CRC calculation controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[6:5]
Reserved
Reserved.
[4]
HDIV_RST
HDIV Controller Reset (Write Protect)
Set this bit to 1 will generate a reset signal to the hardware divider. User need to set this bit to 0 to release
from the reset state.
0 = Hardware divider controller normal operation.
1 = Hardware divider controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[3]
Reserved
Reserved.
[2]
PDMARST
PDMA Controller Reset (Write Protect)
Setting this bit to 1 will generate a reset signal to the PDMA. User needs to set this bit to 0 to release from
reset state.
0 = PDMA controller normal operation.
1 = PDMA controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[1]
CPURST
Processor Core One-shot Reset (Write Protect)
Setting this bit will only reset the processor core and Flash Memory Controller(FMC), and this bit will
automatically return to 0 after the 2 clock cycles.
0 = Processor core normal operation.
1 = Processor core one-shot reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.