
M0A21/M0A23 Series
May 06, 2022
Page
509
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
USCI Interrupt Enable Register (UUART_INTEN)
Register
Offset
R/W Description
Reset Value
UUART_INTEN
UU0x04 R/W USCI Interrupt Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
RXENDIEN
RXSTIEN
TXENDIEN
TXSTIEN
Reserved
Bits
Description
[31:5]
Reserved
Reserved.
[4]
RXENDIEN
Receive End Interrupt Enable Bit
This bit enables the interrupt generation in case of a receive finish event.
0 = The receive end interrupt Disabled.
1 = The receive end interrupt Enabled.
[3]
RXSTIEN
Receive Start Interrupt Enable BIt
This bit enables the interrupt generation in case of a receive start event.
0 = The receive start interrupt Disabled.
1 = The receive start interrupt Enabled.
[2]
TXENDIEN
Transmit End Interrupt Enable Bit
This bit enables the interrupt generation in case of a transmit finish event.
0 = The transmit finish interrupt Disabled.
1 = The transmit finish interrupt Enabled.
[1]
TXSTIEN
Transmit Start Interrupt Enable Bit
This bit enables the interrupt generation in case of a transmit start event.
0 = The transmit start interrupt Disabled.
1 = The transmit start interrupt Enabled.
[0]
Reserved
Reserved.