
M0A21/M0A23 Series
May 06, 2022
Page
391
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
PWM Interrupt Enable Register 0 (PWM_INTEN0)
Register
Offset
R/W
Description
Reset Value
PWM_INTEN0
0xE0
R/W
PWM Interrupt Enable Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
CMPDIEN5
CMPDIEN4
CMPDIEN3
CMPDIEN2
CMPDIEN1
CMPDIEN0
23
22
21
20
19
18
17
16
Reserved
CMPUIEN5
CMPUIEN4
CMPUIEN3
CMPUIEN2
CMPUIEN1
CMPUIEN0
15
14
13
12
11
10
9
8
Reserved
PIEN4
Reserved
PIEN2
Reserved
PIEN0
7
6
5
4
3
2
1
0
Reserved
ZIEN4
Reserved
ZIEN2
Reserved
ZIEN0
Bits
Description
[31:30]
Reserved
Reserved.
[24+n]
n=0,1..5
CMPDIENn
PWM Compare Down Count Interrupt Enable Bits
0 = Compare down count interrupt Disabled.
1 = Compare down count interrupt Enabled.
Note:
In complementary mode, CMPDIEN1, 3, 5 is used as another CMPDIEN for channel 0, 2, 4.
[23:22]
Reserved
Reserved.
[16+n]
n=0,1..5
CMPUIENn
PWM Compare Up Count Interrupt Enable Bits
Each bit n controls the corresponding PWM channel n.
0 = Compare up count interrupt Disabled.
1 = Compare up count interrupt Enabled.
Note:
In complementary mode, CMPUIEN1, 3, 5 is used as another CMPUIEN for channel 0, 2, 4.
[15:13]
Reserved
Reserved.
[12]
PIEN4
PWM Period Point Interrupt Enable Bit 4
0 = Period point interrupt Disabled.
1 = Period point interrupt Enabled.
Note:
When up-down counter type, period point means center point.
[11]
Reserved
Reserved.
[10]
PIEN2
PWM Period Point Interrupt Enable Bit 2
0 = Period point interrupt Disabled.
1 = Period point interrupt Enabled.
Note:
When up-down counter type, period point means center point.
[9]
Reserved
Reserved.
[8]
PIEN0
PWM Period Point Interrupt Enable Bit 0
0 = Period point interrupt Disabled.
1 = Period point interrupt Enabled.