
M0A21/M0A23 Series
May 06, 2022
Page
323
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
0 = WDT Disabled (This action will reset the internal up counter value).
1 = WDT Enabled.
Note 1:
This bit is write protected. Refer to the SYS_REGLCTL register.
Note 2:
If CWDTEN[2:0] (combined by Config0[31] and Config0[4:3]) bits is not configured to 111, this bit is
forced as 1 and user cannot change this bit to 0.
[6]
INTEN
WDT Time-out Interrupt Enable Bit (Write Protect)
If this bit is enabled, the WDT time-out interrupt signal is generated and inform to CPU.
0 = WDT time-out interrupt Disabled.
1 = WDT time-out interrupt Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[5]
WKF
WDT Time-out Wake-up Flag (Write Protect)
This bit indicates the interrupt wake-up flag status of WDT
0 = WDT does not cause chip wake-up.
1 = Chip wake-up from Idle or Power-down mode if WDT time-out interrupt signal generated.
Note 1:
This bit is write protected. Refer to the SYS_REGLCTL register.
Note 2:
This bit is cleared by writing 1 to it.
[4]
WKEN
WDT Time-out Wake-up Function Control (Write Protect)
If this bit is set to 1, while WDT time-out interrupt flag IF (WDT_CTL[3]) is generated to 1 and interrupt enable
bit INTEN (WDT_CTL[6]) is enabled, the WDT time-out interrupt signal will generate a wake-up trigger event
to chip.
0 = Wake-up trigger event Disabled if WDT time-out interrupt signal generated.
1 = Wake-up trigger event Enabled if WDT time-out interrupt signal generated.
Note 1:
This bit is write protected. Refer to the SYS_REGLCTL register.
Note 2:
Chip can be woken up by WDT time-out interrupt signal generated only if WDT clock source is
selected to 38.4 kHz internal low speed RC oscillator (LIRC) or LXT.
[3]
IF
WDT Time-out Interrupt Flag
This bit will set to 1 while WDT up counter value reaches the selected WDT time-out interval
0 = WDT time-out interrupt did not occur.
1 = WDT time-out interrupt occurred.
Note:
This bit is cleared by writing 1 to it.
[2]
RSTF
WDT Time-out Reset Flag
This bit indicates the system has been reset by WDT time-out reset or not.
0 = WDT time-out reset did not occur.
1 = WDT time-out reset occurred.
Note:
This bit is cleared by writing 1 to it.
[1]
RSTEN
WDT Time-out Reset Enable Bit (Write Protect)
Setting this bit will enable the WDT time-out reset function If the WDT up counter value has not been cleared
after the specific WDT reset delay period expires.
0 = WDT time-out reset function Disabled.
1 = WDT time-out reset function Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[0]
Reserved
Reserved.