
M0A21/M0A23 Series
May 06, 2022
Page
546
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
USCI Interrupt Enable Register (USPI_INTEN)
Register
Offset
R/W
Description
Reset Value
USPI_INTEN
U0x04
R/W
USCI Interrupt Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
RXENDIEN
RXSTIEN
TXENDIEN
TXSTIEN
Reserved
Bits Description
[31:5]
Reserved
Reserved.
[4]
RXENDIEN
Receive End Interrupt Enable Bit
This bit enables the interrupt generation in case of a receive finish event.
0 = The receive end interrupt Disabled.
1 = The receive end interrupt Enabled.
Note:
The receive finish event happens when hardware receives the last bit of RX data into shift data unit.
[3]
RXSTIEN
Receive Start Interrupt Enable Bit
This bit enables the interrupt generation in case of a receive start event.
0 = The receive start interrupt Disabled.
1 = The receive start interrupt Enabled.
Note:
For SPI master mode, the receive start event happens when SPI master sends slave select active and
spi clock to the external SPI slave. For SPI slave mode, the receive start event happens when slave select of
SPI slave is active and spi clock of SPI slave is inputed from the external SPI master.
[2]
TXENDIEN
Transmit End Interrupt Enable Bit
This bit enables the interrupt generation in case of a transmit finish event.
0 = The transmit finish interrupt Disabled.
1 = The transmit finish interrupt Enabled.
Note:
The transmit finish event happens when hardware sends the last bit of TX data from shift data unit.
[1]
TXSTIEN
Transmit Start Interrupt Enable Bit
This bit enables the interrupt generation in case of a transmit start event.
0 = The transmit start interrupt Disabled.
1 = The transmit start interrupt Enabled.
Note:
The transmit start event happens when hardware starts to move TX data from data buffer to shift data
unit.
[0]
Reserved
Reserved.