
M0A21/M0A23 Series
May 06, 2022
Page
497
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Clock Source Configuration
Enable USCI0 peripheral clock in USCI0CKEN (CLK_APBCLK1[8]).
Reset USCI0 controller in USCI0RST (SYS_IPRST2[8]).
Enable USCI0_UART function UUART_CTL[2:0] register, UUART
_CTL[2:0]=3’b010.
Pin Configuration
Group
Pin Name
GPIO
MFP
USCI0
USCI0_CTL0
PD.7
MFP4
PA.0, PA.1, PA.2, PA.3, PA.4, PA.5
PB.4, PB.5, PB.6, PB.7
PC.0, PC.1, PC.2, PC.3, PC.4, PC.5, PC.6,
PC.7
MFP13
USCI0_CTL1
PA.0, PA.2, PA.5
PB.4, PB.6
PC.1, PC.3, PC.5, PC.7
MFP14
USCI0_DAT0
PD.5
MFP4
PA.0, PA.1, PA.2, PA.3, PA.4, PA.5
PB.4, PB.5, PB.6, PB.7
PC.0, PC.1, PC.2, PC.3, PC.4, PC.5, PC.6,
PC.7
MFP11
USCI0_DAT1
PD.6
MFP4
PA.0, PA.1, PA.2, PA.4, PA.5
PB.4, PB.5, PB.6, PB.7
PC.0, PC.1, PC.2, PC.3, PC.4, PC.5, PC.6,
PC.7
MFP12
The basic configurations of USCI1_UART are as follows:
Clock Source Configuration
Enable USCI1 peripheral clock in USCI1CKEN (CLK_APBCLK1[9]).
Reset USCI1 controller in USCI1RST (SYS_IPRST2[9]).
Enable USCI1_UART function UUART_CTL[2:0] register, UUART
_CTL[2:0]=3’b010.
Pin Configuration
Group
Pin Name
GPIO
MFP
USCI1
USCI1_CTL0
PD.3
MFP4
PA.0, PA.1, PA.2, PA.3, PA.4, PA.5
PB.4, PB.5, PB.6, PB.7
PC.0, PC.1, PC.2, PC.3, PC.4, PC.5, PC.6,
PC.7
MFP18
USCI1_CTL1
PA.1, PA.4
PB.5, PB.7
PC.0, PC.2, PC.4, PC.6
MFP14
USCI1_DAT0
PD.1
MFP4
PA.0, PA.1, PA.2, PA.3, PA.4, PA.5
MFP16