NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 871 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
NAND Flash Interrupt Enable Register (FMI_NANDINTEN)
Register
Offset
R/W
Description
Reset Value
FMI_NANDINT
EN
0x8A8
R/W
NAND Flash Interrupt Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
RB1_IE
RB0_IE
Reserved
7
6
5
4
3
2
1
0
Reserved
PROT_REGION_WR_IE ECC_FLD_IE
Reserved
DMA_IE
Bits
Description
[31:12]
Reserved
Reserved.
[11]
RB1_IE
Ready/-Busy 1 Rising Edge Detect Interrupt Enable
0 = Disable R/-B rising edge detect interrupt generation.
1 = Enable R/-B rising edge detect interrupt generation.
[10]
RB0_IE
Ready/-Busy Rising Edge Detect Interrupt Enable
0 = Disable R/-B rising edge detect interrupt generation.
1 = Enable R/-B rising edge detect interrupt generation.
[9:4]
Reserved
Reserved.
[3]
PROT_REGION_W
R_IE
Protect Region Write Detect Interrupt Enable
0=Disable interrupt generation for detect writing to NAND Flash
’s protect region.
1=Enable interrupt generation for detect writing to NAND Flash
’s protect region.
[2]
ECC_FLD_IE
ECC Field Check Error Interrupt Enable
This bit can check the ECC error on each field (512bytes) of data transfer. Enable this bit to
detect error and do error correction.
0 = Disable.
1 = Enable.
[1]
Reserved
Reserved.
[0]
DMA_IE
DMA Read/Write Data Complete Interrupt Enable
0 = Disable DMA read/write data complete interrupt generation.
1 = Enable DMA read/write data complete interrupt generation.