NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 89 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
[17]
EMAC1
Ethernet MAC 1 Reset Enable
0 = Ethernet MAC 1 reset disabled.
1 = Ethernet MAC 1 reset enabled.
[16]
EMAC0
Ethernet MAC 0 Reset Enable
0 = Ethernet MAC 0 reset disabled.
1 = Ethernet MAC 0 reset enabled.
[15:11]
Reserved
Reserved.
[10]
CAP
Capture Sensor Interface Reset Enable
0 = Capture sensor interface reset disabled.
1 = Capture sensor interface reset enabled.
[9]
LCD
LCD Controller Reset Enable
0 = LCD controller reset disabled.
1 = LCD controller reset enabled.
[8]
I2S
I
2
S Controller Reset Enable
0 = I
2
S controller reset disabled.
1 = I
2
S controller reset enabled.
[7:4]
Reserved
Reserved.
[3]
GDMA
GDMA Reset Enable
0 = GDMA reset disabled.
1 = GDMA reset enabled.
[2]
CPU_PLS
CPU Pulse Reset Enable
This bit is used to generate a reset pulse to ARM926EJ-S CPU.
When set this bit high, reset controller generates a 6 system clock long reset pulse to
ARM926EJ-S CPU. After the reset completed, this bit will be clear to low automatically.
0 = CPU pulse reset disabled.
1 = CPU pulse reset enabled.
[1]
Reserved
Reserved.
[0]
CHIP
Chip Reset Enable
0 = Chip reset disabled.
1 = Chip reset enabled.