NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 369 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
WDT Control Register (WDT_CTL)
Register
Offset
R/W
Description
Reset Value
WDT_CTL
0x00
R/W
WDT Control Register
0x0000_0700
31
30
29
28
27
26
25
24
ICEDEBUG
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
TOUTSEL
7
6
5
4
3
2
1
0
WDTEN
INTEN
Reserved
WKEN
IF
RSTF
RSTEN
RSTCNT
Bits
Description
[31]
ICEDEBUG
ICE Debug Mode Acknowledge Disable Control (Write Protect)
0 = ICE debug mode acknowledgement affects WDT counting.
WDT up counter will be held while CPU is held by ICE.
1 = ICE debug mode acknowledgement Disabled.
WDT up counter will keep going no matter CPU is held by ICE or not.
Note:
This bit is write protected. Refer to the REGWRPROT register.
[30:11]
Reserved
Reserved.
[10:8]
TOUTSEL
WDT Time-out Interval Selection (Write Protect)
These three bits select the time-out interval period for the WDT.
000 = 2
4
*T
WDT
.
001 = 2
6
*T
WDT
.
010 = 2
8
*T
WDT
.
011 = 2
10
*T
WDT
.
100 = 2
12
*T
WDT
.
101 = 2
14
*T
WDT
.
110 = 2
16
*T
WDT
.
111 = 2
18
*T
WDT
.
Note:
This bit is write protected. Refer to the REGWRPROT register.
[7]
WDTEN
WDT Enable Control (Read Only)
Please refer to 0 about how to enable WDT function.
0 = WDT Disabled (This action will reset the internal up counter value).
1 = WDT Enabled.