NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 245 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
Data Latch Enable Selection Register (SDIC_DAENSEL)
Register
Offset
R/W Description
Reset Value
SDIC_DAENSEL
S 0x038 R/W Data Latch Enable Selection Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
DALATDLY
Resrved
DALATDS
Bits
Description
[31:8]
Reserved
Reserved.
[7]
DALATDLY
Data Latch Delay 1 MCLK Enable
0 = Data latch delay 1 MCLK Disabled.
1 = Data latch delay 1 MCLK Enabled.
[6:4]
Reserved
Reserved.
[3:0]
DALATDS
Data Latch Enable Delay Selection
This field controls the delay selection circuit for enable to latch the data from SDRAM.
The delay value is controlled by the following equation:
Data Latch Enable Delay = DALATDS * DelayCLKMUX.
DelayCLKMUX: It’s the gate delay of a CLKMUX gate.