NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 857 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
[6]
CLK8_OE
Generating 8 Clock Cycles Output Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will output 8 clock cycles.
NOTE:
When operation is finished, this bit will be cleared automatically, so don’t write 0 to
this bit (the controller will be abnormal).
[5]
CLK74_OE
Initial 74 Clock Cycles Output Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will output 74 clock cycles to eMMC device.
NOTE:
When operation is finished, this bit will be cleared automatically, so don’t write 0 to
this bit (the controller will be abnormal).
[4]
R2_EN
Response R2 Input Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will wait to receive a response R2 from eMMC device and store
the response data into DMAC’s flash buffer (exclude CRC-7).
NOTE:
When operatio
n is finished, this bit will be cleared automatically, so don’t write 0 to
this bit (the controller will be abnormal).
[3]
DO_EN
Data Output Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will transfer block data and the CRC-16 value to eMMC device.
NOTE:
When operation is finished, this bit will be cleared automatically, so don’t write 0 to
this bit (the controller will be abnormal).
[2]
DI_EN
Data Input Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will wait to receive block data and the CRC-16 value from eMMC
device.
NOTE:
When operation is finished, this bit will be cleared automatically, so don’t write 0 to
this bit (the controller will be abnormal).
[1]
RI_EN
Response Input Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will wait to receive a response from eMMC device.
NOTE:
When operation is finished, this bit will be cleared automatically, s
o don’t write 0 to
this bit (the controller will be abnormal).
[0]
CO_EN
Command Output Enable
0 = No effect. (Please use SW_RST(FMI_EMMCCTL[14]) to clear this bit.)
1 = Enable, eMMC host will output a command to eMMC device.
NOTE:
When operation is finis
hed, this bit will be cleared automatically, so don’t write 0 to
this bit (the controller will be abnormal).