![Nuvoton NUC970 series Скачать руководство пользователя страница 292](http://html1.mh-extra.com/html/nuvoton/nuc970-series/nuc970-series_technical-reference-manual_1720277292.webp)
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 292 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
GPIO Port A-J CMOS Input Enable Register (GPIOx_ICEN)
Register
Offset
R/W
Description
Reset Value
GPIOA_ICEN
0x028
R/W
GPIO Port A CMOS Input Enable Register
0x0000_FFFF
GPIOB_ICEN
0x068
R/W
GPIO Port B CMOS Input Enable Register
0x0000_FFFF
GPIOC_ICEN
0x0A8
R/W
GPIO Port C CMOS Input Enable Register
0x0000_EFFF
GPIOD_ICEN
0x0E8
R/W
GPIO Port D CMOS Input Enable Register
0x0000_FFFF
GPIOE_ICEN
0x128
R/W
GPIO Port E CMOS Input Enable Register
0x0000_FFFF
GPIOF_ICEN
0x168
R/W
GPIO Port F CMOS Input Enable Register
0x0000_FFFF
GPIOG_ICEN
0x1A8
R/W
GPIO Port G CMOS Input Enable Register
0x0000_FFFF
GPIOH_ICEN
0x1E8
R/W
GPIO Port H CMOS Input Enable Register
0x0000_FFFF
GPIOI_ICEN
0x228
R/W
GPIO Port I CMOS Input Enable Register
0x0000_FFFF
GPIOJ_ICEN
0x268
R/W
GPIO Port J CMOS Input Enable Register
0x0000_001F
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
ICEN
7
6
5
4
3
2
1
0
ICEN
Bits
Description
[31:16]
Reserved
Reserved.
[15:0]
ICEN
GPIO CMOS Input Enable
This fields controls the CMOS input buffer enable of the pin that can be configured as a
General-Purpose I/O.
This control bit always takes effect no matter the pin configured as a General-Purpose I/O
or not.
0: Disable CMOS input path
1: Enable CMOS input path
Note1:
For GPIOC, the ICEN[15] are reserved.
Note2:
For GPIOJ, the ICEN[15:5] are reserved.