NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 283 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
GPIO Port A-J Interrupt Mode Register (GPIOx_IMD)
Register
Offset
R/W
Description
Reset Value
GPIOA_IMD
0x00C
R/W
GPIO Port A Interrupt Mode Register
0x0000_0000
GPIOB_IMD
0x04C
R/W
GPIO Port B Interrupt Mode Register
0x0000_0000
GPIOC_IMD
0x08C
R/W
GPIO Port C Interrupt Mode Register
0x0000_0000
GPIOD_IMD
0x0CC
R/W
GPIO Port D Interrupt Mode Register
0x0000_0000
GPIOE_IMD
0x10C
R/W
GPIO Port E Interrupt Mode Register
0x0000_0000
GPIOF_IMD
0x14C
R/W
GPIO Port F Interrupt Mode Register
0x0000_0000
GPIOG_IMD
0x18C
R/W
GPIO Port G Interrupt Mode Register
0x0000_0000
GPIOH_IMD
0x1CC
R/W
GPIO Port H Interrupt Mode Register
0x0000_0000
GPIOI_IMD
0x20C
R/W
GPIO Port I Interrupt Mode Register
0x0000_0000
GPIOJ_IMD
0x24C
R/W
GPIO Port J Interrupt Mode Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
IMD
7
6
5
4
3
2
1
0
IMD
Bits
Description
[31:16]
Reserved
Reserved.
[15:0]
IMD
GPIO Interrupt Mode
Each of General-Purpose I/O could be used as an interrupt source. This field defines the
interrupt is an edge trigger interrupt or level trigger interrupt.
0: Edge trigger interrupt
1: Level trigger interrupt
Note1:
For GPIOC, the IMD[15] are reserved.
Note2:
For GPIOJ, the IMD[15:5] are reserved.