NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 853 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
FMI Control Register (FMI_CTL)
Register
Offset
R/W
Description
Reset Value
FMI_CTL
0x800
R/W
FMI Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
NAND_EN
Reserved
eMMC_EN
SW_RST
Bits
Description
[31:4]
Reserved
Reserved.
[3]
NAND_EN
NAND Flash Functionality Enable
0 = Disable NAND flash functionality of FMI.
1 = Enable NAND flash functionality of FMI.
[2]
Reserved
Reserved.
[1]
eMMC_EN
eMMC Functionality Enable
0 = Disable eMMC functionality of FMI.
1 = Enable eMMC functionality of FMI.
[0]
SW_RST
Software Engine Reset
0 = Writing 0 to this bit has no effect.
1 = Writing 1 to this bit will reset all FMI engines. The contents of control register will not be
cleared. This bit will auto clear after few clock cycles.
NOTE:
Only one engine can be enabled at one time, or FMI will work abnormal.