NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 58 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
4
BLOCK DIAGRAM
NUC970 Series Block Diagram
4.1
ARM926EJ-S
300 MHz
GDMA
2-ch
Power Control
Clock Control
Connectivity
AHB/APB Bus
Memory
I-Cache
16 KB
D-Cache
16 KB
MMU
ROM 16KB
EBI
DDR2
SDRAM
SRAM 56KB
POR
HS Ext.
Crystal Osc.
12 MHz
LVR
LS Ext.
Crystal Osc.
32.768 kHz
PLL x 2
UART X 11
(IrDA, RS-485)
I
2
S
I
2
C X 2
SPI X 2, PIC
CCAN X 2
USB 2.0
High Speed Device
USB 2.0
High Speed Host
Ethernet MAC X 2
Smart Card X 2
SDIO
Human Interface
Video Capture
Sensor Interface
KPI
ADC
(Touch Screen)
LCD Display
Interface
Peripherals
AIC
Storage
NAND Flash
Interface
SD Card
Interface
Hardware
Accelerator
2D Graphic
Engine
eMMC Flash
Interface
PWM X 4
WDT/WWDT
Timer X 5
ETimer X 4
Cryptographic
JPEG
LVD
Figure 4.1-1 NUC970 Series Block Diagram