
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 628 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
[23]
TDUIEN
Transmit Descriptor Unavailable Interrupt Enable Control
The TDUIEN controls the TDU (EMACn_MISTA[23]) interrupt generation. If TDU
(EMACn_MISTA[23]) is set, and both TDUIEN and TXIEN (EMACn_MIEN[16]) are
enabled, the EMAC generates the TX interrupt to CPU. If TDUIEN or TXIEN
(EMACn_MIEN[16]) is disabled, no TX interrupt is generated to CPU even the TDU
(EMACn_MISTA[23]) is set.
0 = TDU (EMACn_MISTA[23]) trigger TX interrupt Disabled.
1 = TDU (EMACn_MISTA[23]) trigger TX interrupt Enabled.
[22]
LCIEN
Late Collision Interrupt Enable Control
The LCIEN controls the LC (EMACn_MISTA[22]) interrupt generation. If LC
(EMACn_MISTA[22]) is set, and both LCIEN and TXIEN (EMACn_MIEN[16]) are
enabled, the EMAC generates the TX interrupt to CPU. If LCIEN or TXIEN
(EMACn_MIEN[16]) is disabled, no TX interrupt is generated to CPU even the LC
(EMACn_MISTA[22]) is set.
0 = LC (EMACn_MISTA[22]) trigger TX interrupt Disabled.
1 = LC (EMACn_MISTA[22]) trigger TX interrupt Enabled.
[21]
ExTXABT
Transmit Abort Interrupt Enable Control
The TXABTIEN controls the TXABT (EMACn_MISTA[21]) interrupt generation. If TXABT
(EMACn_MISTA[21]) is set, and both TXABTIEN and TXIEN (EMACn_MIEN[16]) are
enabled, the EMAC generates the TX interrupt to CPU. If TXABTIEN or TXIEN
(EMACn_MIEN[16]) is disabled, no TX interrupt is generated to CPU even the TXABT
(EMACn_MISTA[21]) is set.
0 = TXABT (EMACn_MISTA[21]) trigger TX interrupt Disabled.
1 = TXABT (EMACn_MISTA[21]) trigger TX interrupt Enabled.
[20]
NCSIEN
No Carrier Sense Interrupt Enable Control
The NCSIEN controls the NCS (EMACn_MISTA[20]) interrupt generation. If NCS
(EMACn_MISTA[20]) is set, and both NCSIEN and TXIEN (EMACn_MIEN[16]) are
enabled, the EMAC generates the TX interrupt to CPU. If NCSIEN or TXIEN
(EMACn_MIEN[16]) is disabled, no TX interrupt is generated to CPU even the NCS
(EMACn_MISTA[20]) is set.
0 = NCS (EMACn_MISTA[20]) trigger TX interrupt Disabled.
1 = NCS (EMACn_MISTA[20]) trigger TX interrupt Enabled.
[19]
EXDEFIEN
Defer Exceed Interrupt Enable Control
The EXDEFIEN controls the EXDEF (EMACn_MISTA[19]) interrupt generation. If EXDEF
(EMACn_MISTA[19]) is set, and both EXDEFIEN and TXIEN (EMACn_MIEN[16]) are
enabled, the EMAC generates the TX interrupt to CPU. If EXDEFIEN or TXIEN
(EMACn_MIEN[16]) is disabled, no TX interrupt is generated to CPU even the EXDEF
(EMACn_MISTA[19]) is set.
0 = EXDEF (EMACn_MISTA[19]) trigger TX interrupt Disabled.
1 = EXDEF (EMACn_MISTA[19]) trigger TX interrupt Enabled.
[18]
TXCPIEN
Transmit Completion Interrupt Enable Control
The TXCPIEN controls the TXCP (EMACn_MISTA[18]) interrupt generation. If TXCP
(EMACn_MISTA[18]) is set, and both TXCPIEN and TXIEN (EMACn_MIEN[16]) are
enabled, the EMAC generates the TX interrupt to CPU. If TXCPIEN or TXIEN
(EMACn_MIEN[16]) is disabled, no TX interrupt is generated to CPU even the TXCP
(EMACn_MISTA[18]) is set.
0 = TXCP (EMACn_MISTA[18]) trigger TX interrupt Disabled.
1 = TXCP (EMACn_MISTA[18]) trigger TX interrupt Enabled.