NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 325 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
5.10.6 Register Map
R
: read only,
W
: write only,
R/W
: both read and write.
Register
Offset
R/W
Description
Reset Value
TMR Base Address:
TMR0_BA = 0xB800_1000
TMR1_BA = 0xB800_1010
TMR2_BA = 0xB800_1020
TMR3_BA = 0xB800_1030
TMR4_BA = 0xB800_1040
TMR0_CSR
0x000
R/W
Timer Control and Status Register 0
0x0000_0005
TMR0_CMPR
0x004
R/W
Timer Compare Register 0
0x0000_0000
TMR0_DR
0x008
R
Timer Data Register 0
0x0000_0000
TMR1_CSR
0x000
R/W
Timer Control and Status Register 1
0x0000_0005
TMR1_CMPR
0x004
R/W
Timer Compare Register 1
0x0000_0000
TMR1_DR
0x008
R
Timer Data Register 1
0x0000_0000
TMR2_CSR
0x000
R/W
Timer Control and Status Register 2
0x0000_0005
TMR2_CMPR
0x004
R/W
Timer Compare Register 2
0x0000_0000
TMR2_DR
0x008
R
Timer Data Register 2
0x0000_0000
TMR3_CSR
0x000
R/W
Timer Control and Status Register 3
0x0000_0005
TMR3_CMPR
0x004
R/W
Timer Compare Register 3
0x0000_0000
TMR3_DR
0x008
R
Timer Data Register 3
0x0000_0000
TMR4_CSR
0x000
R/W
Timer Control and Status Register 4
0x0000_0005
TMR4_CMPR
0x004
R/W
Timer Compare Register 4
0x0000_0000
TMR4_DR
0x008
R
Timer Data Register 4
0x0000_0000
TMR_ISR
0x060
R/W
Timer Interrupt Status Register
0x0000_0000