NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 223 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
5.5.6 Register Map
Register
Offset
R/W
Description
Reset Value
SDIC Base Address:
SDIC_BA = 0xB000_1800
SDIC_OPMCTL
S 0x000
R/W
SDRAM Controller Operation Mode Control
Register
0x0003_04x6
SDIC_CMD
S 0x004
R/W
SDRAM Command Register
0x0000_0021
SDIC_REFCTL
S 0x008
R/W
SDRAM Controller Refresh Control Register
0x0000_80FF
SDIC_SIZE0
S 0x010
R/W
SDRAM 0 Size Register
0x0000_000X
SDIC_SIZE1
S 0x014
R/W
SDRAM 1 Size Register
0x1000_0000
SDIC_MR
S 0x018
R/W
SDRAM Mode Register
0x0000_0032
SDIC_EMR
S 0x01C
R/W
SDRAM Extended Mode Register
0x0000_4000
SDIC_EMR2
S 0x020
R/W
SDRAM Extended Mode Register 2
0x0000_8000
SDIC_EMR3
S 0x024
R/W
SDRAM Extended Mode Register 3
0x0000_C000
SDIC_TIME
S 0x028
R/W
SDRAM Timing Control Register
0x2BDE_9649
SDIC_DQSODS
S 0x030
R/W
DQS Output Delay Selection Register
0x0000_1010
SDIC_CKDQSDS
S 0x034
R/W
Clock and DQS Delay Selection Register
0x0044_4400
SDIC_DAENSEL
S 0x038
R/W
Data Latch Enable Selection Register
0x0000_0000
5.5.7 Register Description