NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 542 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
5.19.6 Registers Map
R: read only, W: write only, R/W: both read and write
Register
Offset
R/W
Description
Reset Value
SPI Base Address:
SPI0_BA = 0xB800_6200
SPI1_BA = 0xB800_6300
SPIn_CNTRL
n=0,1
0x000
R/W
SPI n Control and Status Register
0x0000_0004
SPIn_DIVIDER
n=0,1
0x004
R/W
SPI n Clock Divider Register
0x0000_0000
SPIn_SSR
n=0,1
0x008
R/W
SPI n Slave Select Register
0x0000_0000
SPIn_RX0
n=0,1
0x010
R
SPI n Data Receive Register 0
0x0000_0000
SPIn_RX1
n=0,1
0x014
R
SPI n Data Receive Register 1
0x0000_0000
SPIn_RX2
n=0,1
0x018
R
SPI n Data Receive Register 2
0x0000_0000
SPIn_RX3
n=0,1
0x01C
R
SPI n Data Receive Register 3
0x0000_0000
SPIn_TX0
n=0,1
0x010
W
SPI n Data Transmit Register 0
0x0000_0000
SPIn_TX1
n=0,1
0x014
W
SPI n Data Transmit Register 1
0x0000_0000
SPIn_TX2
n=0,1
0x018
W
SPI n Data Transmit Register 2
0x0000_0000
SPIn_TX3
n=0,1
0x01C
W
SPI n Data Transmit Register 3
0x0000_0000
NOTE 1: When software programs CNTRL, the GO_BUSY bit should be written last.