NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 506 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
SC PIN Control State Register (SC_PINCTL)
Register
Offset
R/W
Description
Reset Value
SC_PINCTL
x=0,1
0x024
R/W
SC Pin Control State Register
0x0000_00x0
31
30
29
28
27
26
25
24
Reserved
SYNC
Reserved
23
22
21
20
19
18
17
16
Reserved
RSTSTS
PWRSTS
DATSTS
15
14
13
12
11
10
9
8
Reserved
SCDOSTS
PWRINV
Reserved
SCDOUT
Reserved
7
6
5
4
3
2
1
0
Reserved
CLKKEEP
Reserved
SCRST
PWREN
Bits
Description
[31]
Reserved
Reserved.
[30]
SYNC
SYNC Flag Indicator
Due to synchronization, software should check this bit when writing a new value to
SC_PINCTL register.
0 = Synchronizing is completion, user can write new data to SC_PINCTL register.
1 = Last value is synchronizing.
Note:
This bit is read only.
[29:19]
Reserved
Reserved.
[18]
RSTSTS
SCRST Pin Signals
This bit is the pin status of SC_RST.
0 = SC_RST pin is low.
1 = SC_RST pin is high.
Note:
When SC is operated at activation, warm reset or deactivation mode, this bit will be
changed automatically. This bit is not allowed to program when SC is operated at these
modes.
[17]
PWRSTS
SC_PWR Pin Signal
This bit is the pin status of SC_PWR.
0 = SC_PWR pin to low.
1 = SC_PWR pin to high.
Note:
When SC is operated at activation, warm reset or deactivation mode, this bit will be
changed automatically. This bit is not allowed to program when SC is operated at these
modes.
[16]
DATSTS
This bit is the pin status of SC_DAT.
0 = The SC_DAT pin is low.