NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 362 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
PWM Timer Interrupt Indication Register (PWM_PIIR)
Register
Offset
R/W
Description
Reset Value
PWM_PIIR
0x040
R/W
PWM Timer Interrupt Indication Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
PIIR3
PIIR2
PIIR1
PIIR0
Bits
Description
[31:4]
Reserved
Reserved.
[3]
PIIR3
PWM Timer Channel 3 Interrupt Flag
This flag is set by hardware when PWM3 down-counter reaches zero, software can
clear this bit by writing a one into this bit.
[2]
PIIR2
PWM Timer Channel 2 Interrupt Flag
This flag is set by hardware when PWM2 down-counter reaches zero, software can
clear this bit by writing a one into this bit.
[1]
PIIR1
PWM Timer Channel 1 Interrupt Flag
This flag is set by hardware when PWM1 down-counter reaches zero, software can
clear this bit by writing a one into this bit.
[0]
PIIR0
PWM Timer Channel 0 Interrupt Flag
This flag is set by hardware when PWM0 down-counter reaches zero, software can
clear this bit by writing a one into this bit.