
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 330 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
Timer Interrupt Status Registers (TMR_ISR)
Register
Offset
R/W
Description
Reset Value
TMR_ISR
0x060
R/W
Timer Interrupt Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
TIF4
TIF3
TIF2
TIF1
TIF0
Bits
Description
[31:5]
Reserved
Reserved.
[4]
TIF4
Timer Interrupt Flag 4
0 = It indicates that the timer 4 does not count up to TCMP (TMR4_CMPR[23:0]) value
yet. Software can reset this bit after the timer interrupt 4 had occurred.
1 = It indicates that the counter of timer 4 is incremented to corresponding TCMP
(TMR4_CMPR[23:0]) setting value.
NOTE:
This bit is read only, but can be cleared by writing 1 to this bit.
[3]
TIF3
Timer Interrupt Flag 3
0 = It indicates that the timer 3 does not count up to TCMP (TMR3_CMPR[23:0]) value
yet. Software can reset this bit after the timer interrupt 3 had occurred.
1 = It indicates that the counter of timer 3 is incremented to corresponding TCMP
(TMR3_CMPR[23:0]) setting value.
NOTE:
This bit is read only, but can be cleared by writing 1 to this bit.
[2]
TIF2
Timer Interrupt Flag 2
0 = It indicates that the timer 2 does not count up to TCMP (TMR2_CMPR[23:0]) value
yet. Software can reset this bit after the timer interrupt 2 had occurred.
1 = It indicates that the counter of timer 2 is incremented to corresponding TCMP
(TMR2_CMPR[23:0]) setting value.
NOTE:
This bit is read only, but can be cleared by writing 1 to this bit.
[1]
TIF1
Timer Interrupt Flag 1
0 = It indicates that the timer 1 does not count up to TCMP (TMR1_CMPR[23:0]) value
yet. Software can reset this bit after the timer interrupt 1 had occurred.
1 = It indicates that the counter of timer 1 is incremented to corresponding TCMP
(TMR1_CMPR[23:0]) setting value.
NOTE:
This bit is read only, but can be cleared by writing 1 to this bit.