
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 548 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
SPI n Data Receive Register (SPIn_RX)
Register
Offset
R/W
Description
Reset Value
SPIn_RX0
n=0,1
0x010
R
SPI n Data Receive Register 0
0x0000_0000
SPIn_RX1
n=0,1
0x014
R
SPI n Data Receive Register 1
0x0000_0000
SPIn_RX2
n=0,1
0x018
R
SPI n Data Receive Register 2
0x0000_0000
SPIn_RX3
n=0,1
0x01C
R
SPI n Data Receive Register 3
0x0000_0000
31
30
29
28
27
26
25
24
Rx
23
22
21
20
19
18
17
16
Rx
15
14
13
12
11
10
9
8
Rx
7
6
5
4
3
2
1
0
Rx
Bits
Description
[31:0]
Rx
Data Receive Register
The Data Receive Registers hold the value of received data of the last executed transfer.
Valid bits depend on the transmit bit length field in the CNTRL register. For example, if
CNTRL[Tx_BIT_LEN] is set to 0x08 and CNTRL[Tx_NUM] is set to 0x0, bit Rx0[7:0] holds the
received data.
NOTE:
The Data Receive Registers are read only registers. A Write to these registers will
actually modify the Data Transmit Registers because those registers share the same FFs.