NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 855 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
FMI Interrupt Status Register (FMI_INTSTS)
Register
Offset
R/W
Description
Reset Value
FMI_INTSTS
0x808
R/W
FMI Interrupt Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
DTA_IF
Bits
Description
[31:1]
Reserved
Reserved.
[0]
DTA_IF
DMAC READ/WRITE Target Abort Interrupt Flag (Read Only)
This bit indicates DMAC received an ERROR response from internal AHB bus during DMA
read/write operation. When Target Abort is occurred, please reset all engine.
0 = No bus ERROR response received.
1 = Bus ERROR response received.
NOTE:
This bit is read only, but can be cleared by writing ‘1’ to it.
NOTE:
No matter interrupt enable is turn on or not, the interrupt flag will be set when target condition
is occurred.