CHAPTER 13 RESET FUNCTION
598
User’s Manual U15195EJ5V0UD
Table 13-2. Initial Values of CPU, Internal RAM, and On-Chip Peripheral I/O After Reset (5/5)
On-Chip Hardware
Register Name
Initial Value After Reset
Prescaler mode register 1 (PRSM1)
00H
Serial interface
function
(UART1)
Prescaler compare register 1 (PRSCM1)
00H
A/D scan mode register n0 (ADSCMn0) (n = 0,1)
0000H
A/D scan mode register n0L (ADSCMn0L) (n = 0, 1)
00H
A/D scan mode register n0H (ADSCMn0H) (n = 0, 1)
00H
A/D scan mode register n1 (ADSCMn1) (n = 0,1)
0000H
A/D scan mode register n1L (ADSCMn1L) (n = 0, 1)
00H
A/D scan mode register n1H (ADSCMn1H) (n = 0, 1)
00H
A/D voltage detection mode register n (ADETMn) (n = 0,1)
0000H
A/D voltage detection mode register nL (ADETMnL) (n = 0, 1)
00H
A/D voltage detection mode register nH (ADETMnH) (n = 0, 1)
00H
A/D conversion result register 0n (ADCR0n) (n = 0 to 5)
0000H
A/D conversion result register 1n (ADCR1n) (n = 0 to 7)
0000H
A/D converter
A/D internal trigger selection register n (ITRGn) (n = 0, 1)
00H
Ports (P0 to P4, PDH, PCT, PCM)
Undefined
Port (PDL)
Undefined
Port (PDLL)
Undefined
Port (PDLH)
Undefined
Mode registers (PM1 to PM4, PMDH, PMCT, PMCM)
FFH
Mode register (PMDL)
FFFFH
Mode register (PMDLL)
FFH
Mode register (PMDLH)
FFH
Mode control registers (PMC1 to PMC4)
00H
Mode control registers (PMCDH)
00H/FFH
Mode control register (PMCDL)
0000H/FFFFH
Mode control register (PMCDLL)
00H/FFH
Mode control register (PMCDLH)
00H/FFH
Mode control register (PMCCT)
00H/53H
Mode control register (PMCCM)
00H/03H
Port function
Function control registers (PFC1, PFC2, PFC3)
00H
Regulator
Regulator control register (REGC)
00H
On-chip
peripheral
I/O
Flash memory
Flash programming mode control register (FLPMC)
08H/0CH/00H
Note
Note
µ
PD703114: 00H
µ
PD70F3114: 08H or 0CH (For details, refer to
15.7.12 Flash programming mode control register
(FLPMC)
.)
Caution In the table above, “Undefined” means either undefined at the time of a power-on reset or
undefined due to data destruction when RESET
↓
input and data write timing are synchronized.
For a RESET
↓
other than this, data is maintained in its previous status.
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...