CHAPTER 8 CLOCK GENERATION FUNCTION
191
User’s Manual U15195EJ5V0UD
8.5.5 Software STOP mode
(1) Setting and operation status
In the software STOP mode, the clock generator (oscillator and PLL synthesizer) is stopped. The overall
system is stopped, and ultra-low power consumption is achieved in which only leak current is lost.
The system is switched to software STOP mode by using a store instruction (ST or SST instruction) or bit
manipulation instruction (SET1, CLR1, or NOT1 instruction) to set the PSC and PSMR registers (see
8.5.2
Control registers
).
When PLL mode and resonator connection mode (CESEL bit of CKC register = 1) are used, the oscillator's
oscillation stabilization time must be secured after software STOP mode is released.
In both PLL and direct mode, following the release of software STOP mode, execution of the program is
started after the count time of the time base counter has elapsed.
Although program execution stops in software STOP mode, the contents of all registers, internal RAM, and
ports are maintained in the state they were in immediately before software STOP mode began. The
operation of all on-chip peripheral I/O units (excluding ports) is also stopped.
Table 8-6 shows the status of each hardware unit in the software STOP mode.
Table 8-6. Operation Status in Software STOP Mode
Function Operation
Status
Clock generator
Stopped
Internal system clock
Stopped
CPU Stopped
Ports Maintained
Note
On-chip peripheral I/O (excluding ports)
Stopped (CSI0 and CSI1 are operable in slave mode)
Internal data
All internal data such as CPU registers, statuses, data,
and the contents of internal RAM are retained in the
state before software STOP mode has been set
Note
.
AD0 to AD15
A16 to A21
High impedance
RD
UWR, LWR
High-level output
WAIT Input
(no
sampling)
ASTB High-level
output
CLKOUT Low-level
output
Note
When the V
DD
value is within the operable range. However, even if it drops below the minimum
operable voltage, as long as the data retention voltage V
DDDR
is maintained, the contents of only the
internal RAM will be maintained.
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...