CHAPTER 9 TIMER/COUNTER FUNCTION
274
User’s Manual U15195EJ5V0UD
Figure 9-33. Change Timing from 100% Duty State (PWM Mode 2) (2/2)
(b) Operation timing of compare registers 0n4 and 0n5 (CM0n4, CM0n5)
CM0n3
TM0n
count value
BFCM0nx
0000H
CM0nx
Interrupt request
a
b
b
c
d
a
b
b
c
CM0n3
CM0n3
a
c
CM0nx
match
CM0nx
match
CM0n3
INTCM0n3
INTCM0nx
INTCM0nx INTCM0n3
INTCM0n3
INTCM0n3
Remarks 1.
n = 0, 1
2.
x = 4, 5
3.
b > CM0n3
4.
INTCM0nx is generated on a match between TM0n and CM0nx (a and c in the above figure).
The timing at which the F/F is reset is upon occurrence of a match with CM0n0 to CM0n2 as usual.
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...