CHAPTER 6 DMA FUNCTIONS (DMA CONTROLLER)
119
User’s Manual U15195EJ5V0UD
(3/3)
Bit position
Bit name
Function
IFCn5 IFCn4 IFCn3 IFCn2 IFCn1 IFCn0
Interrupt
source
1 0 0 1 0 1
INTDMA3
1 0 1 0 1 0
INTCSI0
1 0 1 0 1 1
INTCSI1
1 0 1 1 0 0
INTSR0
1 0 1 1 0 1
INTST0
1 0 1 1 1 0
INTSER0
1 0 1 1 1 1
INTSR1
1 1 0 0 0 0
INTST1
1 1 0 0 1 1
INTAD0
1 1 0 1 0 0
INTAD1
1 1 1 0 1 0
INTCM010
1 1 1 0 1 1
INTCM011
1 1 1 1 0 0
INTCM012
1 1 1 1 0 1
INTCM014
1 1 1 1 1 0
INTCM015
Other than above
Setting prohibited
5 to 0
IFCn5 to
IFCn0
Remark
n = 0 to 3
The relationship between the interrupt source and the DMA transfer trigger is as follows (n = 0 to 3).
IFCn0 to IFCn5
Internal DMA request signal
Interrupt source
Selector
Caution An interrupt request will be generated when DMA transfer starts. To prevent an interrupt from
being generated, mask the interrupt by setting the interrupt request control register. DMA
transfer starts even if an interrupt is masked.
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...