CHAPTER 9 TIMER/COUNTER FUNCTION
354
User’s Manual U15195EJ5V0UD
Figure 9-73. Capture Operation: 16-Bit Buffer-Less Mode (When Operation Is Delayed Through
Setting of LNKEy Bit of CMSEx0 Register, and CMSEx0 Register’s CCSEy Bit = 0,
BFEEy Bit = 0, EEVEy Bit = 1, and CSCE0 Register’s SEVEy Bit = 0)
CVPEm0 register
f
CLK
MUXTB0
MUXTB1
ED1
ED2
CAPTURE_P
CAPTURE_S
READ_ENABLE_P
CVSEm0 register
MUXCNT
TB0Ey bit
Note 1
TB1Ey bit
Note 1
LNKEy bit
Note 1
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
1
5
6
2
3
4
7
8
5
9
10
6
11
7
8
9
10
12
13
14
Note 2
Note 2
Undefined
Undefined
2
4
13
11
Notes 1.
Bits TB0Ey, TB1Ey of CMSEx register
2.
If an event occurs at this timing, it is ignored.
Remarks 1.
f
CLK
: Base clock
2.
CAPTURE_P: Capture trigger signal of main capture register
CAPTURE_S: Capture trigger signal of sub capture register
ED1, ED2: Capture event signal input from edge selector
MUXCNT: Count value to subchannel m
MUXTB0, MUXTB1: Multiplex signal of TM20, TM21
READ_ENABLE_P: Read timing for CVPEm0 register
TB0: Count value of TM20
TB1: Count value of TM21
3.
m = 1 to 4, x = 12, 34
y: When x = 12, y = 1, 2, and when x = 34, y = 3, 4
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...