CHAPTER 9 TIMER/COUNTER FUNCTION
198
User’s Manual U15195EJ5V0UD
9.1.4 Basic configuration
The basic configuration is shown below.
Figure 9-1. Block Diagram of Timer 0 (Mode 0: Symmetric Triangular Wave, Mode 1: Asymmetric
Triangular Wave)
Selector
f
XX
/2
BFCMn3
CM0n3
BFCMn0
CM0n0
BFCMn1
CM0n1
BFCMn2
CM0n2
BFCMn4
CM0n4
BFCMn5
CM0n5
TM0n
S/R
1/1
1/2
1/4
1/8
1/16
1/32
16
16
12
f
CLK
INTCM0n3
INTTM0n
INTCM010
INTCM011
INTCM012
INTCM0n4
INTCM0n5
R
S
R
S
R
S
R
S
R
S
R
S
R
S
R
S
R
S
DTMn2
DTMn1
DTMn0
DTRRn
ALVTO
ALVUB
ALVVB
ALVWB
Output control by
external input (ESOn),
TM0n timer operation
6
Underflow
Underflow
Underflow
TO0n0
(U phase)
TO0n1
(U phase)
TO0n2
(V phase)
TO0n3
(V phase)
TO0n4
(W phase)
TO0n5
(W phase)
f
XX
Remarks 1.
TM0n:
Timer register
CM0n0 to CM0n5:
Compare registers
BFCMn0 to BFCMn5: Buffer registers
DTRRn:
Dead-time timer reload register
DTMn0 to DTMn2:
Dead-time timers
ALVTO:
Bit 7 of TOMRn register
ALVUB:
Bit 6 of TOMRn register
ALVVB:
Bit 5 of TOMRn register
ALVWB:
Bit 4 of TOMRn register
S/R:
Set/Reset
2.
n = 0, 1
3.
f
XX
: Internal system clock
4.
f
CLK
: Base clock (40 MHz (MAX.))
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...