CHAPTER 9 TIMER/COUNTER FUNCTION
296
User’s Manual U15195EJ5V0UD
9.2.3 Basic configuration
The basic configuration is shown below.
Table 9-5. Timer 1 Configuration List
Timer Count
Clock Register
Read/Write
Generated
Interrupt Signal
Capture Trigger
TM10 Read/write
−
−
CM100 Read/write
INTCM100
−
CM101 Read/write
INTCM101
−
CC100 Read/write
INTCC100 INTP100
Timer 1
f
XX
/4,
f
XX
/8,
f
XX
/16,
f
XX
/32,
f
XX
/64,
f
XX
/128,
f
XX
/256
CC101 Read/write
INTCC101 INTP100
or
INTP101
Remark
f
XX
: Internal system clock
Figure 9-48 shows the block diagram of timer 1.
Figure 9-48. Block Diagram of Timer 1
1/2, 1/4, 1/8, 1/16,
1/32, 1/64, 1/128
Edge
detector
Output
control
Selector
Selector
Edge
detector
Clock
controller
Edge
detector
Edge
detector
Edge
detector
CLR1, CLR0
CM101
CM100
TM10
TM10
clear
control
CC101
CC100
MSEL
CMD
TM1UBD0
ENMD
ALVT10
RLEN
TM1UDF0
TM1OVF0
Clear
TCLR
SELCLK
f
CLK
Internal bus
Internal bus
TCLR10/
INTP101
TCUD10/
INTP100
TIUD10
f
XX
/2
INTP100/
INTCC100
INTP101
Note
/
INTCC101
TO10
INTCM100
INTCM101
Selector
Note
The INT101 interrupt is the signal of the capture trigger signal from the INTP101 pin or the capture
trigger signal from the INTP100 pin, selected by the CSL0 bit of the CSL10 register.
Remarks 1.
f
XX
: Internal system clock
2.
f
CLK
: Base clock (20 MHz (MAX.))
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...