CHAPTER 9 TIMER/COUNTER FUNCTION
363
User’s Manual U15195EJ5V0UD
Figure 9-82. Signal Output Operation: Toggle Mode 2 and Toggle Mode 3 (When OCTLE0
Register’s SWFEn Bit = 0, and ODELE0 Register’s ODLEn2 to ODLEn0 Bits = 0)
f
CLK
RA
RB
RN
TO2n timer output
(ALVEn bit = 0
Note 2
)
TO2n timer output
(ALVEn bit = 1
Note 2
)
OTMEn1, OTMEn0 bits
Note 1
S/T
10B
11B
Notes 1.
OTMEn1, OTMEn0 bits of OCTLE0 register
2.
ALVEn bit of OCTLE0 register
Remarks 1.
f
CLK
: Base clock
2.
RA: Zero count signal input of TM20 (output circuit reset signal)
RB: Zero count signal input of TM21 (output circuit reset signal)
RN: Interrupt signal input of subchannel n (output circuit reset signal)
S/T: Interrupt signal input of subchannel n (output circuit set signal)
3.
n = 1 to 4
Figure 9-83. Signal Output Operation: During Software Control (When OCTLE0 Register’s
OTMEn1, OTMEn0 Bits = Arbitrary, SWFEn Bit = 1, and ODELE0 Register’s ODLEn2
to ODLEn0 Bits = 0)
f
CLK
ALVEn bit
Note
TO2n timer output
Note
ALVEn bit of OCTLE0 register
Remarks 1.
f
CLK
: Base clock
2.
n = 1 to 4
Содержание PD703114
Страница 2: ...2 User s Manual U15195EJ5V0UD MEMO ...